Bibliographic citations
This is an automatically generated citacion. Modify it if you see fit
Montaño, G., (2021). Design of a DVB-S2 compliant LDPC decoder for FPGA [Pontificia Universidad Católica del Perú]. http://hdl.handle.net/20.500.12404/20414
Montaño, G., Design of a DVB-S2 compliant LDPC decoder for FPGA []. PE: Pontificia Universidad Católica del Perú; 2021. http://hdl.handle.net/20.500.12404/20414
@misc{renati/536912,
title = "Design of a DVB-S2 compliant LDPC decoder for FPGA",
author = "Montaño Gamarra, Guillermo Daniel",
publisher = "Pontificia Universidad Católica del Perú",
year = "2021"
}
Title: Design of a DVB-S2 compliant LDPC decoder for FPGA
Authors(s): Montaño Gamarra, Guillermo Daniel
Advisor(s): Raffo Jara, Mario Andrés
Keywords: Códigos de corrección (Teoría de la información); Algoritmos--Aplicaciones; Televisión digital
OCDE field: https://purl.org/pe-repo/ocde/ford#2.02.01
Issue Date: 22-Sep-2021
Institution: Pontificia Universidad Católica del Perú
Abstract: Low Density Parity Check codes presents itself as the dominant FEC code in terms of performance, having the nearest performance to the Shannon limit and proving its usefulness in the increasing range of applications and standards that already used it. Low power devices are not except of this rapid development, where it emerges the necessity of decoders of low power without totally sacrificing performance or resource usage. The present work details the devolopment of a LDPC decoder compliant with the DVB-S2 standard for digital television, motivated for its already established use in uplink and downlink satellite applications and its great performance at large code lengths. This
research presents the study of the min-sum algorithm and the design of the elements that conform the core decoder, including both functional units (variable and check nodes), memory blocks and routing network. In the context of DVB-S2, it focused exclusively in the prototyping of the inner LDPC decoder and targets FPGA as platform. A variety of design strategies are applied in the design of the core, including the optimal selection of the architecture and the schedule policy, the design of the control unit as a Algorithmic State Machine (ASM) and the inclusion of specialized modules to reduce the number of clock cycles per decoding process, such as early stopping. The selected features for this work are code length of 64800 bits and code rate equal to 1/2. The selected architecture is partially parallel with flooding schedule and operates over binary symbols (Galois field GF(2)). For testing, it assumes a channel with AWGN
and BPSK modulation, so the demodulator feeds soft decision information of each symbol based on both assumptions. The design has been validated using different verification methodologies according to complexity and predictability of each part or the whole system. Obtained results show the decoder, when configured for a maximum of 10 iterations, has a BER performance of
10-3 at a SNR of 2 dB, having an advantage of 1 dB respect to previous published Works [1]. It uses 60363 slice LUT and 23552 slice registers when synthesized in the Virtex 7 xc7vx550t FPGA from Xilinx, a reduction of 10% in resource usage from [1]. It achieves a maximum frequency operation of 194 Mhz and a throughput of 142.99 Mbps at worst case. The top energy per bit rate is 18.344 nJ/bit.
Link to repository: http://hdl.handle.net/20.500.12404/20414
Discipline: Ingeniería Electrónica
Grade or title grantor: Pontificia Universidad Católica del Perú. Facultad de Ciencias e Ingeniería
Grade or title: Ingeniero Electrónico
Juror: Silva Cárdenas, Carlos Bernardino; Raffo Jara, Mario Andrés; Salazar Sedano, Jesús Gabriel
Register date: 22-Sep-2021
This item is licensed under a Creative Commons License